## VLSI Architecture For DCT Based On Distributed Arithmetic

Venkata Vinetha Kasturi<sup>1</sup>, Y. Syamala<sup>2</sup>

Dept. of Electronics & Communications Engineering Gudlavalleru Engineering College, Andhra Pradesh, India-769008

#### Abstract

Discrete cosine transform (DCT) is widely used in multimedia communications such as image and video which require high volume of data transmission. An 8x8 2-D discrete cosine transform is used in image and video compression standards. DCT is a computation intensive operation. It requires a large number of adders and multipliers for direct implementation. Multipliers consume more power and hence distributed arithmetic (DA) is used to implement multiplication without multiplier so, DA acts as an multiplier . In the proposed method, VLSI architecture of 1-D DCT based distributed arithmetic (DA) is for low hardware circuit cost as well as low power consumption. The proposed 1-D DCT architecture is implemented in Xilinx ISE Simulator.

With proposed 1-D DCT architecture, 2-D DCT will implement using row column decomposition technique. Results of proposed architecture with existed architecture are compared and delay and power is reduced to 50%. Further, this project can be extendable by using any other type of faster adder/multiplier in terms of area, speed and power.

*Keywords: Discrete cosine transform* (*DCT*), *Distributed arithmetic* (*DA*).

## **1. Introduction**

A discrete cosine transform (DCT) expresses a sequence of finitely many data points in terms of a sum of cosine functions oscillating at different frequencies. DCTs are important to numerous applications in science and engineering, from lossy compression of audio and images (where small highfrequency components can be discarded), to spectral methods for the numerical solution of partial differential equations. The use of cosine rather than sine functions is critical in applications such as compression. The cosine functions are much more efficient where as for differential equations the cosines express a particular choice of boundary conditions.

As like Fourier-related transform, DFT, discrete cosine transforms (DCTs) express a function or a signal in terms of a sum of sinusoids with different frequencies and amplitudes. And which operates on a function at a finite number of discrete data points. However, this visible difference is merely a consequence of a deeper distinction. A DCT implies different boundary conditions than the DFT or other related transforms.

Frequency analysis of discrete time signals is most convenient in DCT. Discrete cosine transform is the most popular transform technique for image compression and is adopted on various standardized coding schemes. Some applications require real-time manipulation of digital images. Because this, fast algorithms and specific circuits for DCT have been developed. Among the methods for two-dimensional DCT, the indirect method based on row-column decomposition is the best method for hardware implementation.

The energy compaction property of the DCT is well suited for image compression since, as in most images, the energy is concentrated in the low to middle frequencies, and the human eye is more sensitive to the middle frequencies.

A large majority of useful image contents change relatively slowly across images, i.e., it is unusual for intensity values to alter up and down several times in a small area, for example, within an 8 x 8 image block. Translate this into the spatial frequency domain, it says that, generally, lower spatial frequency components contain more information than the high frequency components which often correspond to less useful details and noises.

The Discrete Cosine Transform, transforms data into a format that can be easily compressed. The characteristics of the DCT make it ideally suited for image compression algorithms. These algorithms let you minimize the amount of data needed to recreate a digitized image. Reducing digitized images into the least amount of data possible has some advantages such as Less memory required to store images, Less time may be needed to analyze images, Channel bandwidth efficiency increased when transmiting images.

Performing the DCT on a digitized image creates a data array that can be compressed by data compaction algorithms. Then, data can be stored or transmitted in its compacted form. The image quality depends on the amount of quantization used in the compaction algorithm. To reproduce the original image, the data is retrieved from memory, uncompacted, and an inverse DCT is performed.

Some of today's most popular image data compression applications include, Teleconferencing using motion-compensated video codecs, ISDN multimedia communications including voice, video, text, and images, Video channel transmission using commercial geosynchronous tele communications satellites, Digital facsimile transmission using dedicated equipment and personal computers.

Several image data compression algorithms use the DCT to remove spatial data redundancies in two-dimensional (2D) data. Images are subdivided into smaller, two-dimensional blocks. These blocks are then processed independently of the neighboring blocks. In general, the two dimensional, discrete cosine transform (2D DCT) transforms an (n x n) data array into an (n x n) result array. First the DCT transforms the columns, then it transforms the rows.

## 2. Existing Method (DCT in pipelined fashion)

For a 2-D data X(i, j),  $0 \le i \le 7$  and  $0 \le j \le 7$ , 8x8 2-D DCT is given by

$$F(u,v) = \frac{2}{8} C(u)C(v) \sum_{i=0}^{7} \sum_{j=0}^{7} X(i,j) \\ \times \cos\left(\frac{(2i+1)u\pi}{16}\right) \cos\left(\frac{(2j+1)v\pi}{16}\right)$$
(1)

Where 0 < u < 7 and 0 < v < 7 and C(u), C(v) = 1/2 for u, v = 0, C(u), C(v) = 1

Implementation computation is reduced by decomposing 2-D DCT in two 8x1 !-D DCT & it is given by

$$F(u) = \frac{1}{2}C(u)\sum_{i=0}^{7} X(i)\cos\left(\frac{(2i+1)u\pi}{16}\right)$$
(2)

Considering the periodicity and the symmetry of trigonometry function, the following 8 equations can be inferred from equation (2). Then the 1-D DCT is simplied as by applying i=0 to 7 from eqn (2)

F(0) = [X(0) + X(1) + X(2) + X(3) + X(4) + X(5) +X(6) + X(7)]PF(1)=[X(0)-X(7)]A+[X(1)-X(6)]B+[X(2)-X(5)]C +[X(3)-X(4)]D F(2) = [X(0)-X(3)-X(4)+X(7)]M+[X(1)-X(2)-X(5)+X(6)]N F(3)=[X(0)-X(7)]B+[X(1)-X(6)](-D)+[X(2)-X(5)](-A)+[X(3) - X(4)](-C) $\mathbf{F}(4) = [\mathbf{X}(0) - \mathbf{X}(1) - \mathbf{X}(2) + \mathbf{X}(3) + \mathbf{X}(4) - \mathbf{X}(5) - \mathbf{X}(6)]$ + X(7)]PF(5) = [X(0)-X(7)]C + [X(1)-X(6)](-A) + [X(2)-X(5)]D + [X(3) - X(4)]BF(6) = [X(0) - X(3) - X(4) + X(7)]N + [X(1) - X(2) - X(5)]+ X(6)](-M)F(7) = [X(0) - X(7)]D + [X(1) - X(6)](-C) + [X(2) - X(5)]B+[X(3)-X(4)](-A)

#### Where,

 $\begin{array}{l} M=1/2 \cos(\pi/8), \ N=1/2 \cos(3\pi/8), \ P=1/2 \cos(\pi/4), \\ A=1/2 \cos(\pi/16), \ B=1/2 \cos(3\pi/16), \ C=1/2 \cos(5\pi/16), \\ C=1/2 \cos(7\pi/16); \end{array}$ 

Let us assume the equations as

 $\begin{array}{l} a1=X(0)+X(1)+X(2)+X(3)+X(4)+X(5)+X(6)+X(7),\\ a2=X(0)-X(1)-X(2)+X(3)+X(4)-X(5)-X(6)+X(7),\\ b1=X(0)-X(7),\\ b2=X(1)-X(6),\\ b3=X(2)-X(5),\\ b4=X(3)-X(4),\\ c1=X(0)-X(3)-X(4)+X(7) \text{ and }\\ c2-X(1)-X(2)-X(5)+X(6). \end{array}$ 

By implementing above equations in 1-D DCT equations, it becomes

F(0)=a1xP, F(4)=a2xP. F(1)=b1xA+b2xB+b3xC+b4xD. F(3)=b1xB-b2xD-b3xA-b4xB.F(5)=b1xC-b2xA+b3xd+b4xB.

#### F(7)=b1xD-b2xC+b3xB-b4xA.F(2)=c1xM+c2xN, and F(6)=c1xN-c2xM.



"Figure 1. VLSI architecture for computing of 8 point DCT in pipeline manner for computation of F(0) and F(4)"



"Figure 2. VLSI architecture for computing of 8 point DCT in pipeline manner for computation of F(1), F (3), F(5)"



## **"Figure.3. VLSI architecture for computing of 8** point DCT in pipeline manner for computation of F(2) and F(6)"

In the fig 2,3,4 the 1D-DCT architecture is implemented in pipeline fashion ,it requires more no.of multipliers and adders so it consumes more power,area and delay will be more.

### 3. Proposed Method

### (DCT using Distributed Arithmetic)

Distributed arithmetic is a bit level rearrangement of a multiply accumulate to hide the multiplications. It is a powerful technique for reducing the size of a parallel hardware multiplyaccumulate that is well suited to FPGA designs. It can also be extended to other sum functions such as complex multiplies, fourier transforms. Distributed arithmetic(DA) is an effective method for computing inner products. It uses Look Up Tables(LUT) and accumulators instead of a multipliers.

Distributed arithmetic (DA) provides application in Very Large Scale Integration(VLSI) implementations of Digital Signal Processing(DSP) algorithms. Most of these applications, for example Discrete Cosine Transform(DCT) calculation, are arithmetic intensive with multiply/accumulate (MAC) being the predominant operation.

The advantage of DA approach is that it alerts the basic assumption of using multipliers and adders for computing the DCT.



"Figure 4. Distributed Arithmetic"

DCT is a computational intensive operation. It requires large number of adders and multipliers for direct implementation . Multipliers consume more power and hence distributed arithmetic (DA) is used to implement multiplication without multiplier.

The above 8 equations F(0) to F(7) are analysed and instead of multiplier Distributed Arithemetic (DA) is used for the arhitecture of 1D-DCT



"Figure 5. Overall architecture for DA base DCT"

### 4. Simulation Results

| 🖿 🚮 x0[7:0] | 12   | -4   |
|-------------|------|------|
| 💷 😽 x1[7:0] | 16   | -108 |
| 🖽 🚮 x2[7:0] | 19   | -117 |
| 🖽 🚮 x3[7:0] | 12   | -86  |
| 🖽 🚮 x4[7:0] | 11   | -43  |
| 💷 🚮 x5[7:0] | 27   | -81  |
| 🖽 🚮 x6[7:0] | 51   | -107 |
| 🖽 🚮 x7[7:0] | 47   | -109 |
| 🖽 🚮 y0[7:0] | -8   | 2    |
| 🖽 🚮 y1[7:0] | -96  | -65  |
| 🖬 🚮 y2[7:0] | 0    | -64  |
| 🖽 🚮 y3[7:0] | 0    | 95   |
| 🖽 🚮 y4[7:0] | -2   | 0    |
| 🖽 🚮 y5[7:0] | -128 | -128 |
| 🖽 🚮 y6[7:0] | 63   | 0    |
| 🖬 🚮 y7[7:0] | 64   | -96  |
| Clk         | 1    |      |
| on rst      | 0    |      |
| 👌 👖 bin     | 1    |      |
| oli cin     | 0    |      |
|             |      |      |

"Figure.6. Simulation of 1-D DCT Architecture"

| 🖬 🕅 x0[7:0] | 12 | 8'hUU     | 12     |  |  |  |  |  |
|-------------|----|-----------|--------|--|--|--|--|--|
| 🖬 🚮 x1[7:0] | 16 | 8'hUU     | 16     |  |  |  |  |  |
| 🗉 😽 x2[7:0] | 19 | 8'hUU     | 19     |  |  |  |  |  |
| 🗉 🚮 x3[7:0] | 12 | 8 NUU X   | 12     |  |  |  |  |  |
| 🗉 😽 x4[7:0] | 11 | 81hUU X   | 11     |  |  |  |  |  |
| 🖬 😽 x5[7:0] | 27 | 81100     | 27     |  |  |  |  |  |
| 🖬 🚮 x6[7:0] | 51 | 81100     | υ X 51 |  |  |  |  |  |
| 🗉 🚮 x7[7:0] | 47 | 8hUU X 47 |        |  |  |  |  |  |
| 🗉 😽 y0[7:0] | 0  | 8"hUU     | 0      |  |  |  |  |  |
| 🗉 😽 y1[7:0] | 11 | 8"hUU     | 11     |  |  |  |  |  |
| 🖬 😽 y2[7:0] | 4  | 8"hUU     | 4      |  |  |  |  |  |
| 🖬 😽 y3[7:0] | 16 | 8'hUU     | 16     |  |  |  |  |  |
| 🗉 🚮 y4[7:0] | 26 | 8'hUU     | 26     |  |  |  |  |  |
| 🗉 😽 y5[7:0] | 15 | 8'hUU     | 15     |  |  |  |  |  |
| 🖽 🚮 y6[7:0] | 5  | 8'hUU     | 5      |  |  |  |  |  |
| 🖬 🚮 y7[7:0] | 10 | 8"hUU     |        |  |  |  |  |  |
| 👌 clk       | 1  |           |        |  |  |  |  |  |
| 🚮 rst       | 0  |           |        |  |  |  |  |  |

# "Figure 7. Simulation of 1-D DCT using DA architecture"

In this work VHDL code is written for the1D-DCT architecture using Distributed Arithmetic and implemented in Xilinx ISE simulator.

#### "Table 1. Device Utilization"

| Device                 | Existing method       | Proposed method         |  |  |
|------------------------|-----------------------|-------------------------|--|--|
| No.of 4 i/p LUT's      | 692                   | 372                     |  |  |
| No.of slices           | 370                   | 303                     |  |  |
| No.of slice flip flops | 97                    | 97                      |  |  |
| No.of IOB flip flops   | 0                     | 18                      |  |  |
| Min period(ns)         | 16.29(Freq:61.38 MHz) | 9.156(Freq:109.213 MHz) |  |  |

Table1 shows the device utilization for both existed method and proposed method. It is observed that the delay is reduced and frequency is increased in the proposed method

#### "Table 2. Power Calculation"

| Vcc/Frequency | DCT    |        |         | DA-DCT |        |         |
|---------------|--------|--------|---------|--------|--------|---------|
|               | 10MHz  | 100MHz | 1000MHz | 10MHz  | 100MHz | 1000MHz |
| 1.2           | 8.95   | 46.35  | 383.05  | 2.34   | 16.00  | 152.94  |
| 2.5           | 38.87  | 201.7  | 1662.53 | 10.16  | 16.39  | 663.82  |
| 5.0           | 155.47 | 804.66 | 6650.11 | 40.43  | 284.46 | 2655.27 |

Table 2 shows the power calculation for normal DCT and DA-DCT

#### 5. Graphical Analysis for Power



#### "Figure 8. Graphical representation for power"

In fig.7 x-axis represents frequency, y-axis represents power. Power is analysed for both the methods at 10,100,1000MHz and it is reduced up to 50% for DA-DCT when compared to normal DCT.

#### 6. Conclusion

The proposed 1-D DCT Architecture using distributed arithmetic is designed and simulated using Xilinx ISE simulator. Power is calculated and it is reduced to 50% when compared to normal DCT. Here the device utilization is compared and delay has been reduced to large extent.

## 7. References

[1] Vijay Kumar Sharma, K. K. Mahapatra and Umesh C. Pati,"An efficient distributed arithmetic based VLSI architecture for DCT" IEEE transaction on devices and communications 2011.

[2] T. Acharya and P. Tsai, "JPEG2000 Standard for ImageCompression:Concepts, Algorithms and VLSI Architectures" J. Wiley & sons. NJ, 2005.

[3] Gregory K. Wallace, "The JPEG Still Picture Compression Standard,"*IEEE Transactions on Consumer Electronics*, vol.38(I), Feb. 1992.

[4] R. C. Gonzalez, R. E. Woods, "Digital Image Processing,"2nd.Ed.,Prentice Hall, 2002.

[5] F.H.P. Fitzek, M. Reisslein, "MPEG-4 and H.263 Video Traces for Network Performance Evaluation,"*IEEE Network*, vol.15, no.6, pp.40-54, Nov/Dec 2001.

[6] Luciano Volcan Agostini, Ivan Saraiva Silva and Sergio Bampi, "Multiplierless and fully pipelined JPEG compression soft IP targeting FPGAs," *Microprocessors and Microsystems*, vol. 31(8), 3 pp.487-497, Dec. 2007. [7] S. A. White, "Applications of distributed arithmetic to digital signal processing: a tutorial review," *IEEE ASSP Magazine*, vol.6, no.3, pp.4-19, Jul.1989.

[8] M.-T. Sun, T.-C. Chen, A.M. Gottlieb, "VLSI Implementation of a 16x16 Discrete Cosine Transform," *IEEE Transactions on Circuits and Systems*, vol.36, no. 4, pp. 610–617, Apr.1989.

[9] A. Shams, A. Chidanandan, W. Pan, and M. Bayoumi, "NEDA: A low power high throughput DCT architecture," *IEEE Transactions on Signal Processing*, vol.54(3), Mar. 2006.

[10] Peng Chungan, Cao Xixin, Yu Dunshan, Zhang Xing, "A 250MHz optimized distributed architecture of 2D 8x8 DCT," 7th International Conference on ASIC, pp. 189 – 192, Oct. 2007.

[11] M. Kovac, N. Ranganathan, "JAGUAR: A Fully Pipelined VLSI Architecture for JPEG Image Compression Standard," *Proceedings of the IEEE*, vol.83, no.2, pp. 247-258,Feb.1995.

[12] Yuan-Ho Chen, Tsin-Yuan Chang, Chung-Yi Li, "High Throughput DA Based DCT With High Accuracy Error-Compensated Adder Tree," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. PP, issue 99, pp. 1-5, Jan 2010.

[13] A. Kassem, M. Hamad, E. Haidamous, "Image Compression on FPGA using DCT," *International Conference on Advances in Computational Tools for Engineering Applications, 2009, ACTEA '09*, pp.320-323, 15-17 July 2009.

[14] Leila Makkaoui, Vincent Lecuire and Jean-Marie Moureaux, "Fast Zonal DCT-based image compression for Wireless Camera Sensor Networks," 2nd International Conference on Image Processing Theory Tools and Applications (IPTA), pp. 126-129, 2010.

[15] Byoung-Il Kim and Sotirios G. Ziavras, "Low-Power Multiplierless DCT for Image/Video Coders,"*IEEE 13th International Symposium on Consumer Electronics, 2009. ISCE '09*, pp. 133-136.

[16] C. H. Chen, B. D. Liu and J. F. Yang, "Direct Recursive Structures for Computing Radix-r Two-Dimensional DCT/IDCT/DST/IDST", *IEEE Transactions On Circuits And Systems*, I Regular Papers, vol. 51, no. 10, October 2004.

[17] S. An C. Wang, "Recursive algorithm, architectures and FPGA implementation of the two-dimensional discrete cosine transform," *IET Image Process.*, vol. 2( 6), pp. 286–294, 2008.