Implementation and Impact of LNS MAC Units in Digital Filter Application

Hari Krishna Raja .V .* , Christina Jesintha .R * and Harish .I *
Department of Electronics and Communication Engineering, Sri Shakti Institute of Engineering and Technology, Coimbatore, Tamil Nadu, India - 641062

Abstract—The logarithmic number system (LNS) is an efficient way to represent data in VLSI processors because it's round-off error behavior resembles that of floating point arithmetic. LNS reduce the power dissipation in signal-processing-related application such as hearing-aid devices, video processing and error control. This paper presents techniques for low-power addition/subtraction in the LNS and quantifies their impact on digital filter VLSI implementation. The operation of addition and subtraction are difficult to perform in LNS as complex look up tables (LUTs) are needed. The impact of partitioning the look-up-tables required for LNS addition/subtraction on complexity performance and power dissipation is quantified. LNS base and LNS word are the two design parameters exploited to minimize complexity. A round-off noise model is used to demonstrate the impact of base and word-length on SNR of the output of FIR filters. In addition, techniques for low-power implementation of an LNS multiply accumulate (MAC) units are investigated. The proposed techniques can be extended to co-transformation-based circuits that employ interpolators. The results are demonstrated by evaluating the power dissipation, complexity and performance of several FIR filter configurations comprising one, two or four MAC units. Simulation of placed and routed VLSI LNS-based digital filters using Xilinx ISE reveals that significant power dissipation savings are possible by using optimized LNS circuits at no performance penalty, when compared to linear fixed-point two's-complement equivalents.

Keywords—Computer arithmetic, MAC, LNS, LUT

I. INTRODUCTION

Data representation is an important parameter in the design of low-power processors since it affects both the switching activity and hardware complexity [4]. The logarithmic number system (LNS) has been investigated as an efficient way to represent data in special purpose VLSI processors, since it allows for simple arithmetic circuits under certain conditions. In particular, LNS exploits the properties of the logarithm to reduce the basic arithmetic operations of multiplication, division, roots, and powers to binary addition, subtraction, and right and left shifts, respectively. In addition to simplifying several operations, LNS provides efficient data representation because its round off error behavior resembles that of floating-point arithmetic. In fact, LNS-based systems have been proposed that exhibit characteristics similar to 32-bit single-precision floating-point representation [1]. The operations of addition and subtraction are rather awkward to perform in LNS as complex look-up tables (LUTs) or other approximation circuitries are needed. While for short word lengths simple techniques based on LUTs suffice, more elaborate approximation techniques are required for longer word lengths.

A. Existing System

Several authors have proposed solutions to reduce complexity of awkward LNS operations. Mahalingam et al. [11] improve Mitchell’s Algorithm in terms of the accuracy of the logarithmic operations, while Johansson et al. [10] use a method based on sums of bit products to implement the basic logarithmic functions. Arnold et al. [2] suggest the use of co-transformations for the reduction of the LUT. Very recently, Ismail et al. [9] presented a co transformation procedure and an improved interpolation method that reduce the size of LUT to an extent that allows their easy synthesis in logic. Arnold et al. [3] propose complex LNS as a generalization of LNS, which represents complex values in log-polar form.

For several practical applications, the benefits of LNS are found to be more important than its inherent disadvantages. In particular, several authors have shown that LNS reduces power dissipation in signal-processing-related applications, ranging from hearing-aid devices and sub band coding, to video processing and error control. Moreover, logarithmic techniques have been employed in turbo code decoding for wireless communication applications. In particular, logarithmic representation has been proved to be suited for the implementation of the symbol-by-symbol logarithmic maximum a posteriori algorithm used for iterative decoding. Peng et al. have adopted LNS for the implementation of an FFT based log-sum-product-decoding algorithm used in decoding of non binary low-density parity check codes. In particular, the impact of the selection of the base b of the logarithm has been investigated as a means to explore tradeoffs between precision and dynamic range given a particular word length. Paliouras et al. address the low-power LNS properties from a representational viewpoint and do not focus on power dissipation estimation data obtained by circuit simulations.

B. Proposed System

The proposed study focuses on the use of partitioning as a technique to limit the exponential growth of the size of LUTs with the word length. The technique is simple and leads to fast circuits. Initially, extending, optimal selection of LNS design parameters is sought, including word length and base assuming a simple partitioned LUT architecture. Subsequently, in the second stage of the proposed framework
the design techniques and the derived architectures are presented, targeting LNS MAC units in 90-nm technology. To illustrate the use of the proposed framework, the area-time-power design space of a low-pass finite impulse response (FIR) filter is explored for several configurations of MAC units. A similar study has recently been performed by Galal and Horowitz in the different context of floating-point arithmetic [7]. Departing from direct LUT organization, a variety of LNS architectures for addition, subtraction, and multi-operand operations, has been proposed in the literature employing interpolation, linear or polynomial approximation aiming at reducing the memory requirements, particularly for larger word lengths, such as 32 bits [8]. These ideas have been combined with mathematical decompositions and transformations of the basic operations, exploiting the particular characteristics of the functions to further simplify approximation [9]. Beyond the representational properties of LNS that have an impact on switching activity, LNS arithmetic units have structural characteristics that can be exploited to reduce power dissipated. In particular, they comprise

- mutually exclusive subunits, which can be used selectively, and
- Imbalanced delay paths.

Therefore, simple low-power design techniques are found to suit an LNS adder/subtractor organization very well; the impact is quantified for the case of lookup-based architectures, but other LNS architectures may benefit as well, in terms of reducing power dissipation. Extension to other architectures is demonstrated using an interpolation-based subtractor as an illustrative example. Partitioned LUT circuits provide high speed; more sophisticated techniques can be used to reduce size. In summary, the contributions of this paper are as follows:

- a low-power design framework for LNS systems,
- the quantification of power dissipation reduction and performance improvement made possible by using LNS compared to equivalent binary implementations,
- the design space exploration using the number of LUTs for addition/subtraction as a parameter for the case of using combinational logic for LUT implementation, and
- the extensions of SNR models in LNS for the case of \( b \neq 2 \).

II. LNS BASICS

The basic idea in LNS is to use logarithms to represent data. Since the logarithm of a negative number is not real, to represent signed numbers in LNS, the sign information is stored as a separate bit \( s_z \), and used in combination with the logarithm of the magnitude of the number. Furthermore, since the logarithm of zero is not a finite number, an additional single-bit flag \( z_s \) is used to denote that a number is zero. Summarizing, \( X \) denotes the original number, \( x \) denotes the logarithm of the absolute value of \( |X| \), and \( X_{LNS} \) is a triplet containing the sign bit, the zero bit and \( x \). Formally in LNS, a number \( X \) is represented as the triplet

\[
x_{LNS} = (z_s, s_z, x),
\]

Where \( z_s \) is asserted in the case that \( X \) is zero, \( s_z \) is the sign of \( X \) and \( x = \log_b(|X|) \), if \( X \) is not zero, with \( b \) being the base of the logarithm, also called base of the representation. The choice of \( b \) plays a crucial role in the representational capabilities of the triplet in (1), as well as the computational complexity of the processing and forward and inverse conversion circuitry. Due to the basic properties of the logarithm, the multiplication of \( X_{LNS} \) and \( Y_{LNS} \) is reduced to the computation of the triplet \( Z_{LNS} \)

\[
Z_{LNS} = (z_s, s_z, z),
\]

Where \( z_{LNS} \) is asserted in the case that \( X \) is zero, \( s_z \) is the sign of \( X \) and \( x_{LNS} = x \times x \), \( z = x + y \). Similarly, the case of division reduces to binary subtraction. The derivation of the logarithm \( a \) of the sum \( A \) of two triplets is more involved, as it relies on the computation of

\[
a = \max\{x, y\} + \log_b(1+b^{x-y}), \quad (3)
\]

\[
= \max\{x, y\} + \phi_a(d), \quad (4)
\]

Where \( \phi_a(d) = \log_b(1+b^{d}) \) and

\[
d = |x-y|. \quad (5)
\]

Similarly, the derivation of the difference of two numbers, requires the computation of

\[
c = \max\{x, y\} + \log_b(1-b^{-x-y}), \quad (6)
\]

\[
= \max\{x, y\} + \phi_c(d), \quad (7)
\]

Assume that a TC word is used to represent the logarithm \( x \), composed of a k-bit integral part and an l-bit fractional part. The range \( D_{LNS} \) spanned by \( x \) is given by

\[
D_{LNS} = \left[ -b^{2^{k-1}-2^{-l}}, -b^{2^{-l}} \right] \bigcup \{0\} \bigcup \left[ b^{2^{-l}}, b^{2^{k-1}-2^{-l}} \right].
\]

a linear TC representation of \( i \) integral bits and \( f \) fractional bits. In general, LNS offers a superior range, over the linear TC representation. This is achieved using comparable word lengths, by departing from the strategy of equispaced representable values and thus resorting to a scheme that
resembles floating-point arithmetic. The basic organization of an LNS adder/subtractor is shown in Fig. 1. The parallel subtraction are implemented, followed by a multiplexer, which computes \( d \) according to the rule

\[
d = |x - y| = \begin{cases} 
  s_1, & s_1 > 0, \\
  s_2, & \text{otherwise}
\end{cases}
\]

The choice exploits the sign of either (9) or (10), as a select signal for the multiplexer. The same signal is used to select the maximum of \( x \) and \( y \), required for the computation of (4) and (7). The complexity of LNS circuitry arises from the fact that the values of functions \( \phi_a \) and \( \phi_b \) should be computed by the LNS addition/subtraction circuit hardware for all required values of \( d \). There are two main approaches to implement the evaluation of functions, namely the hardware implementation of an approximation algorithm or the offline pre-computation and storage of all required values in an LUT. The former approach is generally adopted for high-precision applications, while the latter approach is generally preferable for smaller word lengths, i.e., in relatively low-precision applications where the size of the required LUTs is moderate. Both approaches have been extensively studied in the context of elementary function approximation. Let \( x \) denote the base-\( b \) logarithm of \( X \) and \( x_2 \) denote the base-2 logarithm of \( X \). Since \( x = \log_b X = x_2(\log_2 2) \), the conversion between a base-\( b \) LNS and a base-2 LNS requires scaling by a constant factor. Several authors have studied hardware implementations of converters to/from base-2 LNS. In this paper, although conversion is neglected the conclusions about power consumption are valid for the complete application. To better clarify this we assume an FIR filter of order \( N \), requiring about \( \text{NMAC} \) operations for each input conversion and each output conversion. If \( E_{\text{in}} \) is the average energy for one input conversion, \( E_{\text{out}} \) is the average energy for one output conversion, and \( E_{\text{av}} \) is average energy for one MAC, the total energy (after initialization) for the FIR filter to produce each result is \( E_{\text{tot}} = E_{\text{in}} + E_{\text{out}} + N.E_{\text{av}} \). For sufficiently large values of \( N \), the percentage of energy consumed in the multiply-add units may approach 100 percent of the total as \( \lim_{N \to \infty} E_{\text{av}} / E_{\text{tot}} = 1.0 \).

III. LOW-POWER DESIGN OF LNS CIRCUITS

In this section, low-power LNS architectures for addition and subtraction are presented. The memory structure is organized as a collection of LUTs and is the most complex part of the LNS adder/subtractor. Several designs were investigated, distinguished by two choices, i.e., first, the choice of using either latches or D flip-flops (DFFs) to freeze the addresses of inactive sub-LUTs, and, second, the choice to select the active sub-LUT either based on the most significant bits (MSB) or on the least significant bits (LSB) of \( d \) in (11). In the proposed design framework, power dissipation reduction is sought by partitioning the particular LUTs into smaller LUTs, called sub-LUTs, only one of which is active per operation. This organization is shown in Fig. 1. To guarantee that no dynamic power is dissipated in the inactive sub-LUTs, the corresponding sub-LUT addresses are latched and remain constant throughout a particular operation. Complexity reduction in LNS processors by partitioning of the LUTs has been successfully applied. Here, we focus on combinational logic implementation of LUTs, instead of memory-based implementation. The organization of the LNS adder/subtractor comprises \( N \) sub-LUTs per operation, as shown in Fig. 1. The upper sub-LUT system corresponds to function \( \phi_a(d) \) required for LNS addition, i.e., addition of operands having the same sign, while the lower sub-LUT system is used for LNS subtraction, i.e., addition of operands of different signs.

A. Organization And Complexity Of LUT Subsystem In LNS Adder/Subtractor

Assume that \( b \) denotes the logarithmic base and \( I \) is the number of the fractional bits employed in the representation of the logarithms. Therefore, differences among the values stored in LUT2 are limited to their less significant part; therefore, the less significant part is the only one that needs to be stored for each value. Hence, fewer bits per entry are required to be stored in LUT2 than in LUT1. Sub-LUTs that correspond to the upper parts of the interval need to store data words of reduced length, since stored values share a common most significant part. The possibility to determine the active sub-LUT using the LSBs of \( d \) is of interest, as LSBs are available early in the computation of \( d \); thus, allowing the fast
generation of selection signals. However, a partitioning scheme based on LSBs does not facilitate memory compression since consecutive function samples are stored in different sub-LUTs.

B. Implementation Of LNS Adder/Subtractor

Fig. 2. Four-latch organization using LSB

Fig. 2. depicts an architecture using a one-bit LSB selection for LUT partitioning. Latches are connected to the inputs of the sub-LUTs. Sign s and d0 are used to generate a signal that enables the latches at the input of the sub-LUT required to be activated for a particular computation. The LSB should reach the latches fast enough, considering the additional delay of computing |x - y|, to avoid the violation of timing constraints defined by the standard-cell library.

Fig. 3. DFF organizations using the MSB

Fig. 3. depicts a DFF-based architecture. It is noted that a latch-based gated clock is used for the DFFs, since additional signals are used to enable the corresponding flip-flops. Significant advantage is obtained since gated clocks achieve further power savings and also the problem of setup and hold time violations is easier to resolve, since glitches are avoided.

Since the utilization of the MSB for LUT selection is not efficient for a latch-based design due to additional hardware used to introduce the required delay to fast paths of the circuit, a solution based on DFFs is preferable.

IV. PROPOSED LNS MAC ARCHITECTURES

Fig. 4. Organization of single-MAC architecture.

The basic structure of the single-MAC unit is shown in Fig.4. Symbols * and + denote a multiplier and an adder, respectively, while D denotes a delay unit, implemented as a register. The LNS equivalent to single-MAC architecture is depicted in Fig.5, where the binary multiplier has been replaced by an adder, and the binary adder is mapped to an LNS adder/subtractor. The LNS adder/subtractor is augmented with saturation circuitry and exploits a zero flag to avoid unnecessary activation of LUT partitions and further reduce power dissipation.

In the implementation of Fig.5, it is evident that the paths to the inputs of the final adder are not balanced; thus, leading to excessive switching activity at the adder following the memory structure.
V. RESULT ANALYSIS

The result analysis is made to compare the area, power, and timing constraints between single MAC architecture and LNS MAC architecture. From the synthesized results, LNS MAC architecture produces better performance. The estimated result of LNS MAC Units using Xilinx ISE is shown below in Fig.6.

VI. CONCLUSION

The adoption of LNS can lead to very efficient circuits for digital filtering applications when appropriately selecting the logarithmic base and the word length in a contemporary 90-nm technology outperforming circuits based on TC arithmetic. An LNS-based system using the proposed adder/subtractor offers substantial power dissipation savings at no performance penalty. Partitioning of the LUTs is employed to create parts in the circuit that can be independently activated, thus, reducing power dissipation. Power has been reduced by latching the inputs to the LUTs. Furthermore, the gated clock technique has been used to further reduce power consumption performed to the latched inputs due to the clock signal. It has been shown that the choice of number of sub-LUTs is an important design parameter that can be employed for exploration of the area, time, and power design space. Furthermore, the application of retiming is particularly useful in avoiding unnecessary switching activity, due to unbalanced delay paths in LNS arithmetic circuits. By properly defining wordlength, base, circuit architecture and LUT organization it has been shown that the LNS-based MACs can outperform the corresponding TC ones in both power and delay complexities, for specific practical word lengths.

ACKNOWLEDGMENT

The authors would like to thank the reviewers for their comments which helped improving the presentation of this work.

REFERENCES