# Hysteresis Current Control of Split Capacitor type Elementary Additional **Series Positive Output SLC**

V.Venkatesh Rajalakshmi Engineering College Chennai

V.Harikrishnan Assistant Prof., Dept of EEE, Assistant Prof., Dept of EEE Vickram college of Engineering, Madurai

J.Mohammed Feroskhan Assistant Prof., Dept of EEE Vickram college of Engineering, Madurai

## Abstract

Super lift converter (SLC) is a new series of DC/DC converter possessing high voltage transfer gain, high efficiency, reduced ripple voltage and current. Super lift technique armed by split capacitors increases the output voltage in higher geometric progression. This paper focuses on splitting the input side capacitor of the additional series positive output super lift converter response controlled with two different control techniques. The first control technique is PI control, while the second control technique is sliding mode control. The sliding mode control shows to be more effective than PI control especially when dynamic tests are applied. Sliding Mode control designed to regulate the converter against audio susceptibility and output impedance variation. Simulation study of the proposed converter along with the controller has been carried out in MATLAB/SIMULINK to investigate the static and dynamic response of the converter.

## **1. Introduction**

Super lift converter for a given input voltage, the output voltage increases stage by stage in geometric progression. Voltage conversion from line side to load side voltage. Positive Output Super Lift Converter (POSLC) is a new series of DC to DC converter possessing high voltage transfer gain, high power density, high efficiency, reduced ripple voltage and current. It effectively increases the voltage transfer gain in higher proportion [1-4]. Split capacitor type positive output super lift converter splits the energy storage element capacitor into  $\alpha$ parts, effectively increases the energy storage in each capacitor. The stored energy in the inductor and capacitor is pumped to the load.

Split stage in POSLC converter is defined as a stage, if  $\alpha = 2$  the capacitor in the circuit topology is splitted into two capacitor in the circuit which is charged to the supply voltage when the switch is in the ON condition. Positive output super lift converter is classified into two series namely main series and additional Series, these two series differs from the number of energy storage elements used in their topology.

Proportional Integral (PI) controller has been implemented for the proposed DC-DC converter. For same proposed DC-DC converter with sliding mode control (SMC) was designed. In both models converter was tested in steady state and under different disturbances. Both models showed acceptable results. This paper considers the output voltage and inductor current of the Buck converter controlled with two different control techniques, PI control and SMC. The results of both models are compared in steady state, transient region, and under line and load variations.

In this paper, state-space averaged model for split type elementary additional series positive output super lift Luo converter (SEPOSLLC) has been derived.

## 2. Converter Operation and Modeling of Split Type Positive Output Super Lift Converter

## 2.1. Circuit Description and Operation

The circuit diagram of the Split Capacitor type positive output super lift converter is shown in Figure 1. It includes DC supply voltage  $V_{in}$ , capacitors  $C_1$  to  $C_3$ ,  $C_{11}$ ,  $C_{12}$  inductor L, power switch (n-channel MOSFET) S, freewheeling diodes D1 to  $D_7$ ,  $D_{11}$  and  $D_{12}$  and load resistance R.

In the description of the converter operation, it is assumed that all the components are ideal and also split capacitor type elementary additional series



### Figure 1. split capacitor type elementary additional series positive output super lift converter

positive output super lift converter operates in a continuous conduction mode. Figure 2 and 3 show the modes of operation of the converter. The voltage across the capacitors  $C_1$  and  $C_2$  are charged to  $V_{in}$  during the on state of the switch under the steady state condition.



Figure 2. Mode 1 operation

The current  $i_L$  flowing through inductor L increases with voltage  $V_{\rm in}$  during switching-on period kT



Figure 3. Mode 2 operation

Inductor L decreases with voltage  $-[V_O - V_{1^-} V_{in}]$  during switching-off period (1 - k)T. The inductor current increases during switch S on, and decreases during switch S off. The peak to peak current ripple in the inductor is the same during steady state operation and it is given as

$$\Delta_{iL} = \frac{V_{in}}{L} kT = \frac{V_o - V_1 - V_{in}}{L} (1 - k)T$$
(1)
$$V_0 = \left(\frac{1}{1 - k} + \frac{3 - 2k}{1 - k}\right) V_{in}$$
(2)

The voltage transfer gain is

$$G = \frac{V_0}{V_{in}} = \left(\frac{1}{1-k} + \frac{3-2k}{1-k}\right)$$
(3)

The input current  $i_{in}$  is equal to ( $i_L + i_{C1} + i_{C2}$ ) during switching-on and only equal to  $i_L$  during switching-off. Capacitor current  $i_{C1}$  and  $i_{C2}$  is equal to  $i_{C3}$  during switching-off. In steady state, the Voltage across the capacitor  $C_1$ ,  $C_2$  is equal to  $V_{in}$ . The following relations are obtained [8].

$$\begin{split} i_{\text{in-off}} &= i_{\text{L-off}} = i_{\text{C1-off}} + i_{\text{C11-off}} \\ i_{\text{in-on}} &= i_{\text{L-on}} + i_{\text{C1-on}} + i_{\text{C2-on}} \\ i_{\text{C1-on}} &= \frac{I_{\text{o}}}{k} \end{split}$$
(4)

If inductance  $L_1$  is large enough,  $i_L$  is nearly equal to its average current  $I_L$ . Therefore

$$i_{\text{in-off}} = I_{\text{L}} = i_{\text{C1-off}} + i_{\text{C11-off}}$$

$$i_{\text{C1-off}} = i_{\text{C2-off}} = i_{\text{C3-off}}$$

$$i_{\text{in-off}} = I_{\text{L}} = \frac{2I_{\text{O}}}{(1-k)}$$
(5)

 $i_{C1 - off} = i_{C2 - off} = \frac{-0}{(1-k)}$ And average input current

$$I_{in} = ki_{in-on} + (1-k)i_{in-off} = \frac{4I_o}{(1-k)}$$
 (6)

The variation ratio of inductor current  $i_L$  is

$$\zeta = \frac{\Delta_{i_{\rm L}/2}}{i_{\rm L}} = \frac{k \, (1-k)^2 R}{8 \, (4-2k) \, L_{\rm l} f} \tag{7}$$

The ripple voltage of output Vo is

$$\Delta V_{o} = \frac{\Delta Q}{C_{2}} = \frac{(1-k)TI_{o}}{C_{2}} = \frac{(1-k)V_{o}}{fC_{2}R} \quad (8)$$

Therefore, the variation ratio of output voltage Vo is

$$\zeta = \frac{\Delta V_{o} / 2}{V_{o}} = \frac{(1 - k)}{2RfC_{2}}$$
(9)

## 2.2. State space modeling

State variables X1, X2, X3, X4, X5, X6 are chosen as the current  $i_{L1}$ , the voltage  $V_{C1}$ ,  $V_{C2}$ ,  $V_{C3}$ ,  $V_{C11}$ ,  $V_{C12}$ respectively. From Figure 2 When the switch is closed, the state space equation is given as

$$\dot{X}_{1} = \frac{U_{1}}{L}$$

$$\dot{X}_{2} = \frac{U_{1}}{R_{in}(C_{1} + C_{2})} - \frac{X_{1}}{(C_{1} + C_{2})}$$

$$\dot{X}_{3} = \frac{U_{1}}{R_{in}(C_{1} + C_{2})} - \frac{X_{1}}{(C_{1} + C_{2})}$$
(10)
$$\dot{X}_{4} = \frac{A * U_{1}}{R_{in}(C_{1} + C_{2})} - \frac{X_{1}}{(C_{1} + C_{2})}$$

$$\dot{X}_{5} = \frac{B * U_{1}}{R_{in}(C_{1} + C_{2})} - \frac{X_{1}}{(C_{1} + C_{2})}$$

$$\dot{X}_{6} = -\frac{X_{6}}{RC_{5}}$$

In Figure 3 when the switch is open, the state space equation of split capacitor type elementary additional series positive output super lift converter is given as

$$\dot{X}_{1} = \frac{k^{*} U_{1}}{(1-k)^{*} L}$$

$$\dot{X}_{2} = \frac{X_{1}}{D^{*} (C_{1} + C_{4})}$$

$$\dot{X}_{3} = \frac{X_{1}}{D^{*} (C_{1} + C_{4})}$$

$$\dot{X}_{4} = E^{*} X_{1}$$

$$\dot{X}_{5} = F^{*} X_{1}$$

$$\dot{X}_{6} = -\frac{X_{6}}{RC_{5}}$$
(11)

Where the A, B, D, E, F are constants. They are given below

$$A = B = (3 - 2k / 1 - k) * (C_4 / C_3)$$
  

$$C = (3 - 2k / 1 - k)$$
  

$$D = 1 / (C_1 + C_4 * (3 - 2k / 1 - k))$$

$$E = 1/(C_2 + C_4 * (3 - 2k/1 - k))$$
  

$$F = (C_1 * C) / (C_3 * C_1 + C_4 * C_3 * C) \quad (12)$$

By using state space averaging method [7], the state space averaged equation in matrix form of the split capacitor type elementary additional series positive output super lift converter is given as

$$\dot{X}_{1} \\ \dot{X}_{2} \\ \dot{X}_{3} \\ \dot{X}_{4} \\ \dot{X}_{5} \\ \dot{X}_{6} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 & 0 & 0 & 0 \\ \frac{-k}{C_{1}+C_{2}} + D(1-k) & 0 & 0 & 0 & 0 & 0 \\ \frac{-k}{C_{1}+C_{2}} + E(1-k) & 0 & 0 & 0 & 0 & 0 \\ \frac{-Bk}{C_{1}+C_{2}} + F(1-k) & 0 & 0 & 0 & 0 & 0 \\ \frac{-Ck}{C_{1}+C_{2}} + C_{1}(1-k) & 0 & 0 & 0 & 0 & 0 \\ \frac{C_{1}C_{4}(1-k)}{C_{5}} & 0 & 0 & 0 & 0 & \frac{-1}{RC_{5}} \end{bmatrix} \\ \begin{bmatrix} X_{1} \\ X_{2} \\ X_{3} \\ X_{4} \\ X_{5} \\ X_{6} \end{bmatrix} + \begin{bmatrix} \frac{2k}{L} \\ \frac{k}{Rin(C_{1}+C_{2})} \\ \frac{k}{Rin(C_{1}+C_{2})} \\ \frac{Bk}{Rin(C_{1}+C_{2})} \\ \frac{Ck}{Rin(C_{1}+C_{2})} \\ 0 \end{bmatrix} \\ = V = AV + BU$$
(13)

Its output equation is given as

(14)

 $V_0 = V_{C12}$ Where R<sub>in</sub> is internal resistance of source, u is input variable, k is duty cycle or the status of the switches, X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>, X<sub>4</sub>, X<sub>5</sub> and X<sub>6</sub> are the vectors of the state variables (  $i_{L1}$ ,  $V_{C1}$ ,  $V_{C2}$ ,  $V_{C3}$ ,  $V_{C11}$ ,  $V_{C12}$  ) and their derivatives respectively.

## **3. Design of PI Control**

The PI control is designed to ensure the specified desired nominal operating point, to regulate the voltage for split capacitor type elementary additional series positive output super lift converter. The PI control settings proportional gain (K<sub>P</sub>) and integral time (T<sub>i</sub>) are designed using Zeigler – Nichols tuning method. Values of L and T obtained from open loop of split capacitor for enhanced positive output super lift luo converter follows are as L = 0.0002s and time constant T = 0.004s. The delay time and time constant are determined by drawing a tangent line at the inflection point of the S-shaped curve and determining the intersections of the tangent line with the time axis and line output [10]. Ziegler and Nichols suggested to set the values of  $K_{P}=1.8$ and  $T_i = 0.0066 \text{ s} [6]$ .



Figure 4. S- Shaped curve of open loop response of SEPOSLC



Figure 5. Simulink simulation model of PI control

The PI control optimal setting values (Kp and Ti) are obtained by finding the minimum values of integral of square of error (ISE), integral of time of square of error (ITAE) and integral of absolute of error (IAE), which is listed in Table 1.

#### Table 1.Simulated Results Of Minimum Values Of Ise, Iae, Itae And Optimal Setting Values Of Kp And Ti

| ISE     | IAE    | ITAE   | K <sub>p</sub> | $T_i(s)$ |
|---------|--------|--------|----------------|----------|
| 0.00154 | 0.0154 | 0.3059 | 0.01205        | 0.0133   |





## 4. Design of Sliding Mode Control

SMC is a non-linear control which complies with the non-linear structure of switch mode power supply. The control topology consists of a linear and non-linear part. The non-linear parameter can be selected, while it is left to the designer to tune the linear part and get the optimum values depending on the application. Figure 6 shows the control structure of SMC. It consists of two control loops, the output voltage is subtracted from the reference voltage and the difference is passed through an integral action. The output of the integral is amplified through a gain and the result is subtracted from the inductor loop, the difference is passed through a hysteresis. One major drawback of this model is the lack of a standard procedure to select the gain. The hysteresis parameter can be selected by measuring the peak-topeak inductor current and these are the limits for the hysteresis parameters.









## 5. Simulation Results

The validation of the system performance is done for five regions viz. transient region, line variations, load variations, steady state region and also component variations.

| Parameters Name             | Symbol          | Value      |
|-----------------------------|-----------------|------------|
| Input Voltage               | V <sub>in</sub> | 12V        |
| Output Voltage              | Vo              | 72V        |
| Inductor                    | L               | 100µH      |
| Capacitors                  | $C_1$ to $C_5$  | 30µF       |
| Nominal switching frequency | fs              | 100kHz     |
| Load Resistance             | R               | 50Ω        |
| Range of duty cycle         | k               | 0.3 to 0.9 |
| Desired duty cycle          | k               | 0.5        |

#### Table 2.Parameters Of Split Capacitor Type Elementary Additional Series Positive Output Super Lift Converter

## 5.1. Transient Region

Figure 9 shows the output voltage and the inductor current of PI with POESLLC in the transient region. It can be found that the converter output voltage and inductor current has a negligible overshoot and settled at time of 0.037 s in this region with designed PI control.



Figure 9. Inductor current and Output voltage in a transient region with PI Control



#### Figure 10. Inductor current and Output voltage in a transient region with SMC Control

Figure 10 shows the output voltage and the inductor current of SMC with POESLLC in the transient region. It can be found that the converter output voltage and inductor current has a negligible overshoot and settled at time of 0.012 s in this region with designed SMC control

#### Table 3.Output Voltage And Inductor Current Of Poeslic Converter Parameters With Both Pi And Smc In Transient Region

|                     | PI C              | Control              | SMC Control       |                              |  |
|---------------------|-------------------|----------------------|-------------------|------------------------------|--|
|                     | Settlin<br>g time | Maximum<br>overshoot | Settlin<br>g time | Maximu<br>m<br>overshoo<br>t |  |
| Output<br>voltage   | 0.037s            | No                   | 0.012s            | No                           |  |
| Inductor<br>current | 0.037s            | 0.55 A               | 0.012s            | 0.15 A                       |  |

Table 3 shows the comparison between the two models in transient region. The output voltage of POSELLC converter with PI has no overshoot, while the output voltage of the same converter with SMC has no overshoot. The gain of the output voltage with SMC can be reduced by increasing the gain but it will increase the settling time. The graphs show that the settling time with PI is longer. For POSELLC converter with SMC, the settling time is shorter but the inductor current has much less overshoot. SMC has shorter settling time in this region the inductor current has much less overshoot.

## 5.2. Line Variations

In Figure 11 shows the variation of output voltage of PI control with split capacitor type positive output elementary additional series positive output super lift converter for the input voltage step change from 12 V to 9V (-30 % line disturbance). It can be found that converter output voltage has a maximum overshoot of 16 V and 0.02 s settling time with designed PI control. In Figure 12 shows the variation of output voltage of PI control with split capacitor type elementary additional series positive output super lift converter for the input voltage step change from 12 V to 15V (+30 % line disturbance). It can be found that converter output voltage has a maximum overshoot of 18 V and 0.028 s settling time with designed PI control.



Figure 11. Output voltage when input takes a step change from 12 V to 9 V with PI control



Figure 12. Output voltage when input takes a step change from 12 V to 15 V using PI control



Figure 13. Output voltage when input takes a step change from 12 V to 9 V using SMC control



Figure 14. Output voltage when input takes a step change from 12 V to 15 V with SMC control

In Figure 13 shows the variation of output voltage of SMC control with split capacitor type positive output elementary additional series positive output super lift converter for the input voltage step change from 12 V to 9V ( - 30 % line disturbance). It can be found that converter output voltage has a maximum overshoot of 5 V and 0.005 s settling time with designed SMC control. In Figure 14 shows the variation of output voltage of SMC control with split capacitor type elementary additional series positive output super lift converter for the input voltage step change from 12 V to 15V (+ 30 % line disturbance). It can be found that converter output voltage has a maximum overshoot of 8 V and 0.008 s settling time with designed SMC control. The POSELLC converter model with SMC has almost negligible effect. It shows that SMC has a strong immunity against line variation disturbances, and has better performance than PI control in this region.

|                                    | PI (    | Control   | SMC Control |               |  |
|------------------------------------|---------|-----------|-------------|---------------|--|
|                                    | Settlin | Maximum   | Settlin     | Maximu        |  |
|                                    | g time  | overshoot | g time      | m<br>overshoo |  |
|                                    |         |           |             | t             |  |
| Output<br>Voltage<br>(12 Vto 9 V)  | 0.02s   | 16 V      | 0.005s      | 5 V           |  |
| Output<br>Voltage<br>(12 Vto 15 V) | 0.028s  | 18 V      | 0.008s      | 8 V           |  |

#### Table 4.Output Voltage Of Poeslic Converter Parameters With Both Pi And Smc In Line Variation

## **5.3. Load Variations**

Figure 15 shows variation of output voltage with step change in load from 50  $\Omega$  to 60  $\Omega$  (+ 20 % load disturbance) using PI control. It could be seen that there is a small overshoot of 0.5V and steady state reached with a very less time of 0.003 s.



Time (s)

Figure 15. Output voltage when load resistance makes a step changes from 50 Ω to 60 Ω using PI control

In Figure 16 shows another variation of output voltage with step change in load from 50  $\Omega$  to 40  $\Omega$  ( - 20 % load disturbance ) using PI control. It could be seen that there is a small overshoot of 0.5 V and steady state reached with very small time of 0.004 s.



Figure 16. Output voltage when load resistance



# Figure 17 Output voltage when load resistance makes a step changes from 50 $\Omega$ to 60 $\Omega$ using SMC control

Figure 17 shows the variation of output voltage with the step change in load from 50  $\Omega$  to 60  $\Omega$  (+ 20 % load disturbance) using SMC control. It could be seen that there is a overshoot of 3 V and steady state is reached with a very less time of 0.008 s



#### Figure 18. Output voltages when load resistance makes a step changes from 50 Ω to 40 Ω using SMC control

In Figure 18 shows another variation of output voltage with step change in load from 50  $\Omega$  to 40  $\Omega$  (- 20 % load disturbance) using SMC control. It could be seen that there is a overshoot of 3 V and steady state is reached with a very small time of 0.007 s.

#### Table 5.Output Voltage Of Poesllc Converter Parameters With Both Pi And Smc In Load Variation

## 5.4. Steady State Region

Figure 19 shows the instantaneous output voltage and current of the inductor current in the steady state It is evident from the figure that the output voltage ripple is very small about 0.45V and the peak to peak inductor current is 0.55A while the switching frequency is 100 kHz.(using PI control)



Figure 19. Output voltage and inductor current in steady state region using PI control

| Table 6.Output Voltage And Inductor Current Of |
|------------------------------------------------|
| Poesllc Converter Parameters With Both Pi And  |
| Smc In Load Variation                          |

|                     | PI C                                    | Control                              | SMC Control                             |                                      |  |  |
|---------------------|-----------------------------------------|--------------------------------------|-----------------------------------------|--------------------------------------|--|--|
|                     | Peak<br>to<br>Peak<br>ripple<br>current | Peak to<br>Peak<br>ripple<br>voltage | Peak<br>to<br>Peak<br>ripple<br>current | Peak to<br>Peak<br>ripple<br>voltage |  |  |
| Output<br>voltage   |                                         | 0.45 V                               |                                         | 0.11 V                               |  |  |
| Inductor<br>current | 0.55 A                                  |                                      | 0.15 A                                  |                                      |  |  |

|                                   | PI C              | Control              | SMC Control       |                              |  |
|-----------------------------------|-------------------|----------------------|-------------------|------------------------------|--|
|                                   | Settlin<br>g time | Maximum<br>overshoot | Settlin<br>g time | Maximu<br>m<br>overshoo<br>t |  |
| Output<br>Voltage<br>50 Ω to 60 Ω | 0.003s            | 0.5 V                | 0.008s            | 3 V                          |  |
| Output<br>Voltage<br>50 Ω to 40 Ω | 0.004s            | 0.5 V                | 0.007s            | 3 V                          |  |

Figure 20 shows the instantaneous output voltage and current of the inductor current in the steady state It is evident from the figure that the output voltage ripple is very small about 0.11V and the peak to peak inductor current is 0.15A while the switching frequency is 100 kHz.(using SMC control)





An interesting result has been illustrated in Figure 21, which shows response for the variation in capacitor value from 30  $\mu$ F to 120  $\mu$ F. There is no wide variation in the output peak overshoot and settling time. The capacitor change has no severe effect on the steady state voltage across the load. In

Figure 22 shows the output voltage for inductor variation from 100 µH to 300 µH and the change has no severe effect on the converter behavior due to the efficient developed PI control.

An interesting result has been illustrated in Figure 23, which shows response for the variation in capacitor value from 30  $\mu$ F to 120  $\mu$ F. There is no wide variation in the output peak overshoot and settling time. The capacitor change has no severe effect on the steady state voltage across the load. In Figure 24 shows the output voltage for inductor variation from 100  $\mu$ H to 300  $\mu$ H and the change has no severe effect on the behavior due to the Time (s) efficient developed SM



Figure 21. Output voltage when capacitors variation from 30 µF to 120µF



0 0.01

#### Figure 23. Output voltage when capacitors variation from 30 µF to 120µF

An interesting result has been illustrated in Figure 23, which shows response for the variation in capacitor value from 30  $\mu$ F to 120  $\mu$ F. There is no wide variation in the output peak overshoot and settling time. The capacitor change has no severe effect on the steady state voltage across the load. In Figure 24 shows the output voltage for inductor variation from 100 µH to 300 µH and the change has no severe effect on the converter behavior due to the efficient developed SMC control.

#### 6. Comparison of Output Voltage in Various **Topologies** of DC/DC **Converters**

Table 3 shows the comparison of voltage transfer gain for different topologies of DC / DC converter with a varying duty cycle for an input voltage of 12 V. Graphical representation of output voltage versus duty cycle for different topology of DC / DC converter are shown in Fig 25.

|                                                                               | Duty Cycle |     |      |     |     |
|-------------------------------------------------------------------------------|------------|-----|------|-----|-----|
| Types of<br>Converters                                                        | 0.5        | 0.6 | 0.7  | 0.8 | 0.9 |
| Boost<br>Converter                                                            | 2          | 2.5 | 3.33 | 5   | 10  |
| Positive Output<br>Super lift<br>Elementary<br>main series<br>converter       | 3          | 3.5 | 4.33 | 6   | 11  |
| Positive Output<br>Super lift<br>Elementary<br>additional series<br>converter | 5          | 6   | 7.66 | 11  | 21  |

#### Table 7. Comparison Of Voltage Transfer Gain In Various Topologies Of Dc/Dc Converters

0.1

| Sulit Consoitor   |   |   |      |    |    |
|-------------------|---|---|------|----|----|
| Spin Capacitor    |   |   |      |    |    |
| type positive     |   |   |      |    |    |
| output            |   |   |      |    |    |
| elementary        | 6 | 7 | 8.66 | 12 | 22 |
| additional series |   |   |      |    |    |
| super lift        |   |   |      |    |    |
| converter         |   |   |      |    |    |





# 7. Conclusions

The split capacitor type elementary additional series positive output super lift converter was tested in steady state region, transient region (turn on), under line variation, and under load variation. These tests where done for the POSELLC converter using two different control techniques, the traditional PI control and the SMC. In steady state both models showed similar characteristics. For dynamic tests the SMC showed to be more efficient against disturbances than the PI control. The settling time was longer in case of SMC also a higher output voltage overshoot. On the other hand, the inductor current didn't have high overshot while it had high inductor current overshoot with PI control. The reduced current overshoot is due to the additional inductor current feedback. The SMC is showing a promising future in the application of switch mode power supply because it is a non linear control and can evaluate the non linearity of the converter components. Second, it isn't operating at a constant switching frequency. Third, it's easer to design a converter with SMC than PI control.

## 8. References

- F.L.Luo and H.Ye, "Positive output super lift converters," *IEEE Transaction on power electronics*, Vol.18, No. 1, pp. 105-113, January 2003.
- [2] LUO F.L., "Luo converters voltage lift technique," Proceedings of the IEEE Power Electronics special conference IEEE-PESC'98,Fukuoka, Japan, 17-22, pp. 1783-1789, May. 1998.
- [3] LUO F.L., " Luo converters voltage lift technique (negative output)," Proceedings of the second World Energy System international conference WES'98, Tornoto, Canada, 19-22, pp.253-260, May. 1998.
- [4] LUO, F.L.: "Re-lift converter: design, test, simulation and stability analysis," *IEE Proc.Electr. Power Appl.*, 1998, 145, (4), pp. 315-325.
- [5] R.Middlebrook and S.Cuk, "A General Unified Approach to Modeling Switching-Converter Power Stages," *International Journal of Electronics*, Vol.42, No.6, pp. 521-550, June. 1977.
- [6] P. Comines and N. Munro, "PID controllers: recent tuning methods and design to specification", in *IEEE Proc. Control Theory Application*, vol.149, no.1, pp.46-53, Jan 2002.
- [7] Katsuhiko Ogata, "Modern Control Engg", Published by Prentice – Hall of India Private Limited, New Delhi, Third Edition.
- [8] Fang Lin Luo and Hong Ye, "Advanced DC/DC Converters," CRC Press, London.
- [9] R. Kayalvizhi, S.P. Natarajan and AnnRosella, "Design and simulation of PI controller for postive output elementary Luo converter", Annamalai University, *Journal of Engineering* andTechnology, AUJET, pp. 90-93, 2005.
- [10] K. Rameshkumar and S. Jeevanantham, "PI Control for positive output elementary super lift luo converter," World Academy of Science, Engineering and Technology 63 2010, pp.732 – 737, Mar 2010.
- [11] M. Ahmed, M. Kuisma, P. Silventoinen, "Standard Procedure for Modeling the Basic Three Converters (Buck, Boost, and Buckboost) With PID Algorithm Applied", XIII-th International Symposium on

*Electrical Apparatus (Siela)*. May 2003. pp 15-20, Vol. 1.

- [12] M. Ahmed, M. Kuisma, P. Silventoinen, "Implementing Simple Procedure for Controlling Switch Mode Power Supply Using Sliding Mode Control as a Control Technique", XIII-th International Symposium on Electrical Apparatus and technologies (Siela).May 2003, pp 9-14, Vol.1
- [13] M. Ahmed, M. Kuisma, K. Tolsa, P. Silventoinen, "Implementing Sliding Mode Control for Buck Converter", *Power Electronic specialist conference* (*PESC*) Proc. Mexico June, 2003, pp 634-637, Vol. 2.
- [14] R W. Erickson "Fundamentals of Power Electronics", ISBN 0-412-08541-0, *Chapman & Hall 1997.* pp 323-355.
- [15] V. Utkin, J. Guldner, "Sliding Mode Control in Electromechanical Systems", ISBN0 7484- 0116-4, *Taylor & Francis 1999*,pp231-236.
- [16] G. Spiazzi, P. Mattavelli, L. Rossetto, "Sliding Mode Control of DC-DC Converters," 4 " Congresso Brasileiro de Elettronica de Potencia, BeloHorizonte, December 1997, pp.59-68.