Design and Implementation of 4-bit Array Multiplier for Low Power in 45nm CMOS Technology

Khushbu Maheshwari
Electronics & Communication department
Shri Satya Sai Institute of Science and Technology RGPV University
Sehore, Bhopal, MP, India

Prof. Mukesh Tiwari
Electronics & Communication department
Shri Satya Sai Institute of Science and Technology RGPV University
Sehore, Bhopal, MP, India

Abstract—This paper will represent the design and implementation of 4 bit Array Multiplier, using four different CMOS topology as static or conventional CMOS, Gate diffusion input(GDI), Low Power Feed Through Logic(LP-FTL) and High Speed Feed Through Logic(HS-FTL). Adder is the basic building for all arithmetic operations like addition, subtraction and multiplication, we have implemented the 4 bit Array multiplier in BPTM 45nm CMOS technology in LT spice IV.

Keywords—CMOS, GDI, BPTM, HS-FTL, LP-FTL

I. INTRODUCTION

Multiplier plays a significant role in high speed digital signal processing. It’s the most important part of the Arithmetic Logic Unit (ALU), FPU and ASIC’s where high processing speed is required. Currently, the importance of low power design increases rapidly due to the increasing demand for portable and mobile systems.

High performance dynamic circuits due to their compactness and higher speed as compared to static CMOS [1] are increasingly being used, mainly in wide fan in circuits. However the major drawback with this logic is its excessive power dissipation due to the switching activity and clock, also it suffers from charge leakage, charge sharing and requirement of additional output inverter during cascading of logic blocks. As we know Full adders are important components in applications such as digital signal processors (DSP) architectures and microprocessors. Apart from the basic addition adders also used in performing useful operations such as subtraction, multiplication, division, address calculation, etc.

Power consumption and it’s minimization is one of the primary concerns in today VLSI design methodologies because of two main reasons one is the long battery operating life requirement of mobile and portable devices and second is due to increasing number of transistors on a single chip leads to high power dissipation and it can lead to reliability and IC packaging problems.

A 4x4 bit Array multiplier is constructed as the basic building block for higher order multipliers. In Fig. 1 the sketch diagram of the multiplier and 4 bit array architecture is shown with two major blocks as AND gate logic and 1-bit full adder in Fig. 2. Let A0 – A3 be the word length of multiplicand, and B0 – B3 be the word length of the multiplier. After multiplication we can observe the P0 – P7 are final results. During the whole process we found that we can built multiplier with help of 1 bit full adder and basic AND gate logic.

<table>
<thead>
<tr>
<th>x</th>
<th>A3</th>
<th>A2</th>
<th>A1</th>
<th>A0</th>
<th>B3</th>
<th>B2</th>
<th>B1</th>
<th>B0</th>
</tr>
</thead>
<tbody>
<tr>
<td>+</td>
<td>P30</td>
<td>P10</td>
<td>P01</td>
<td>P00</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>+</td>
<td>P32</td>
<td>P22</td>
<td>P12</td>
<td>P02</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>+</td>
<td>P33</td>
<td>P23</td>
<td>P13</td>
<td>P03</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P23 = P32+ P31+ P01+ P00 =</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P22 = P31+ P12+ P02+ P01 =</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>P13 = P23+ P22+ P02+ P03 =</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Fig.1 4-bit Multiplier Structure

Fig. 2 4-bit Multiplier Architecture

II. IMPLEMENTATION OF 4 BIT ARRAY MULTIPLIER

A. Conventional CMOS Logic

As the static or conventional CMOS style is the basic style used in VLSI implementation and basic logic for the development in power reduction technology. A 4 bit CMOS
array block representation shown in figure 3 and it's simulation result shown in figure 4 and figure 5 respectively.

B. Gate Diffusion Input (GDI)

A new low power design technique that solves most of the problems known as Gate-Diffusion-Input (GDI) is proposed. This technique allows reducing power consumption, propagation delay, and area of digital circuits. A basic GDI cell contains four terminals – G (common gate input of nMOS and pMOS transistors), P (the outer diffusion node of pMOS transistor), N (the outer diffusion node of nMOS transistor), and D (common diffusion node of both transistors). As shown in figure 7 and figure 8 we can observe the simulation results for the Gate Diffusion input array multiplier.

C. Feed Through Logic

A feed through logic is a widely used Dynamic logic for power reduction in VLSI designs. It has two types one is for low power and second for the high speed so we had implemented both architecture as shown in figure 9, figure 10 and figure 11 shows for the low power feed through logic (LS-FTL), where figure 12, figure 13 and figure 14 shows for the high speed feed through logic (HS-FTL).
III. COMPARATIVE ANALYSIS OF 4 BIT ARRAY MULTIPLIERS

As shown in the table 1 demonstrate the power consumption and integral power delay product of all 4 bit array multiplier. We found that Lop Power Feed through Logic (LP-FTL) has the least power dissipation compared to the GDI and static CMOS logic adder and High Speed Feed through Logic (HS-FTL).

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Static CMOS</td>
<td>76.545</td>
<td>7.6545</td>
</tr>
<tr>
<td>HS-FTL</td>
<td>158.41</td>
<td>15.841</td>
</tr>
<tr>
<td>LP-FTL</td>
<td>23.93</td>
<td>2.394</td>
</tr>
<tr>
<td>GDI</td>
<td>56.052</td>
<td>5.6052</td>
</tr>
</tbody>
</table>

ACKNOWLEDGMENT

I would like to say thanks to my guide Prof. Mukesh Tiwari sir for their kind support throughout the work, and I am also thank full to Prof. Jay Karan Singh for their noble support in completing this work.

REFERENCES


